| ![[ICO]](/theme/icons/blank.png) | Name | Last modified | Size | 
|---|---|---|---|
| ![[PARENTDIR]](/theme/icons/folder-home.png) | Parent Directory | - | |
| ![[DIR]](/theme/icons/folder.png) | CPLD/ | 2023-09-27 00:34 | - | 
| ![[DIR]](/theme/icons/folder.png) | CPU/ | 2023-09-27 00:35 | - | 
| ![[DIR]](/theme/icons/folder.png) | DRAM/ | 2023-09-27 00:36 | - | 
| ![[DIR]](/theme/icons/folder.png) | Flash RAM/ | 2023-09-27 00:36 | - | 
| ![[DIR]](/theme/icons/folder.png) | FPGA/ | 2023-09-27 00:36 | - | 
| ![[DIR]](/theme/icons/folder.png) | Glue Logic/ | 2023-09-27 00:37 | - | 
| ![[DIR]](/theme/icons/folder.png) | Interface Adapters/ | 2023-09-27 00:37 | - | 
| ![[DIR]](/theme/icons/folder.png) | Micro Controller/ | 2023-09-27 00:37 | - | 
| ![[DIR]](/theme/icons/folder.png) | PIC/ | 2023-09-27 00:37 | - | 
| ![[DIR]](/theme/icons/folder.png) | Pics/ | 2023-09-27 00:37 | - | 
| ![[DIR]](/theme/icons/folder.png) | PLD/ | 2023-09-27 00:38 | - | 
| ![[DIR]](/theme/icons/folder.png) | Projects/ | 2023-09-27 00:38 | - | 
| ![[DIR]](/theme/icons/folder.png) | Reverse Engineering/ | 2023-09-27 00:38 | - | 
| ![[DIR]](/theme/icons/folder.png) | ROM/ | 2023-09-27 00:38 | - | 
| ![[DIR]](/theme/icons/folder.png) | Sockets/ | 2023-09-27 00:38 | - | 
| ![[DIR]](/theme/icons/folder.png) | Sound/ | 2023-09-27 00:39 | - | 
| ![[DIR]](/theme/icons/folder.png) | Speech/ | 2023-09-27 00:39 | - | 
| ![[DIR]](/theme/icons/folder.png) | Static RAM/ | 2023-09-27 00:39 | - | 
| ![[DIR]](/theme/icons/folder.png) | Voltage Regulator/ | 2023-09-27 00:39 | - | 
| ![[DIR]](/theme/icons/folder.png) | Xilinx ISE Stuff/ | 2023-09-27 00:53 | - | 
| ![[   ]](/theme/icons/pdf.png) | DRAM and Resistors Networks - Ringing Issues Explained.pdf | 2020-04-05 13:19 | 82K | 
| ![[   ]](/theme/icons/zip.png) | Electronics.zip | 2020-04-05 13:22 | 375M | 
| ![[   ]](/theme/icons/doc.png) | Capacitor Values.doc | 2020-04-05 13:23 | 36K | 
| ![[   ]](/theme/icons/doc.png) | Logic Symbols.doc | 2020-04-05 13:23 | 58K |